ASRock z170a-x1 [53/79] Cas latency tcl

ASRock z170a-x1 [53/79] Cas latency tcl
48 49
English
Z170A-X1
DRAM Timing Conguration
Load XMP Setting
Load XMP settings to overclock the memory and perform beyond standard specications.
DRAM Reference Clock
Select Auto for optimized settings.
DRAM Frequency
If [Auto] is selected, the motherboard will detect the memory module(s) inserted
and assign the appropriate frequency automatically.
Primary Timing
CAS# Latency (tCL)
e time between sending a column address to the memory and the beginning of the data
in response.
RAS# to CAS# Delay and Row Precharge (tRCDtRP)
RAS# to CAS# Delay : e number of clock cycles required between the opening of
a row of memory and accessing columns within it.
Row Precharge: e number of clock cycles required between the issuing of the
precharge command and opening the next row.
RAS# Active Time (tRAS)
e number of clock cycles required between a bank active command and issuing the
precharge command.
Command Rate (CR)
e delay between when a memory chip is selected and when the rst active command can
be issued.
Secondary Timing
Write Recovery Time (tWR)
e amount of delay that must elapse aer the completion of a valid write operation,
before an active bank can be precharged.
Refresh Cycle Time (tRFC)
e number of clocks from a Refresh command until the rst Activate command to
the same rank.

Содержание

Скачать